Teaching the Cache Memory System Using a Reconfigurable Approach

View/ Open
Author
Quislant del Barrio, Ricardo
Herruzo Gómez, Ezequiel
Plata González, Oscar
Benavides Benítez, José Ignacio
López Zapata, Emilio
Publisher
IEEEDate
2008Subject
Computer architectureCache memory
Java
Registers
Education
Reconfigurable cache design
METS:
Mostrar el registro METSPREMIS:
Mostrar el registro PREMISMetadata
Show full item recordAbstract
This paper presents a tool that simulates a reconfigurable cache whose parameters can be changed at runtime through a special instruction at the instruction set architecture (ISA) level. The proposed tool simulates a cache system that can be reconfigured within a variety of 298 combinations of cache capacity, number of ways or associativity, and line/block size in words (C, W, and L) without changing its architecture. The simulator was developed through a series of laboratory exercises in computer architecture. The students are introduced to the reconfigurable cache architecture while refreshing their knowledge on computer architecture issues like logic design, and register transfer level and computer system level architectures, as well as reinforcing concepts about memory system organization and architecture. This paper presents an overview of the reconfigurable cache and a description of the simulator interface. Finally, feedback from the students provides assessment on using the simulator in the laboratory.
