Mostrar el registro sencillo del ítem

dc.contributor.authorIbarra-Delgado, Salvador
dc.contributor.authorSandoval-Arechiga, Remberto
dc.contributor.authorBrox-Jiménez, María
dc.contributor.authorOrtiz-López, Manuel
dc.date.accessioned2024-02-07T10:06:04Z
dc.date.available2024-02-07T10:06:04Z
dc.date.issued2020
dc.identifier.issn1548-0992
dc.identifier.urihttp://hdl.handle.net/10396/27221
dc.descriptionEmbargado hasta 07/02/2044
dc.description.abstractCurrently, embedded systems are composed of processors, memories, and Intellectual Property Cores (IP Cores) interconnected to develop a set of specific tasks. Therefore, the selection of an appropriate interconnection architecture is critical in terms of system performance and functionality. A Network-on-Chip provides an efficient and scalable interconnection solution when there are a large number of elements in the system. However, the bus-based interconnection system remains the best option to connect a few cores. The bus arbiter uses an allocation policy to select which IP Core obtains access to the bus. The so-called fair policies ensure that all processors in the system have the same opportunity to access the bus. However, they fail to offer a fair share of the bandwidth or transmission rate, especially when there are heterogeneous IP Cores. As a study case, we analyze an embedded aerospace system for earth observation. Different IP Cores preprocess satellite images at distinct execution times -and unbalanced processing ratesaffecting the delivery rate of images to earth. We study the phenomenon of uneven bus transmission rates due to improper bus allocation using policies such as Round Robin, FIFO, and Lottery. Also, we propose a metric to compute the maximum number of IP Cores without bus saturation.es_ES
dc.format.mimetypeapplication/pdfes_ES
dc.language.isoenges_ES
dc.publisherIEEEes_ES
dc.rightshttps://creativecommons.org/licenses/by-nc-nd/4.0/es_ES
dc.sourceIEEE Latin America Transactions, Vol: 18, Issue: 09 (2020)es_ES
dc.subjectFairnesses_ES
dc.subjectArbitrationes_ES
dc.subjectBuses_ES
dc.subjectAerospacees_ES
dc.subjectEmbedded systemses_ES
dc.titleThroughput unfairness in fair arbitration interconnection-buses for aerospace embedded systemses_ES
dc.typeinfo:eu-repo/semantics/articlees_ES
dc.relation.publisherversionhttp://dx.doi.org/10.1109/TLA.2020.9381803es_ES
dc.rights.accessRightsinfo:eu-repo/semantics/embargoedAccesses_ES
dc.date.embargoEndDateinfo:eu-repo/date/embargoEnd/2044-02-07


Ficheros en el ítem

Thumbnail

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem